#### Lecture

- Last time:
  - Boolean Algebra ⇔ Digital Circuits
    - Point: We can do a lot with just Combinational logic -- all true functions can be evaluated
    - Point: Digital Circuits can be built to evaluate all of these functions.
  - All we need is And (\*), Or (+) and Not (')
  - Truth Table → Boolean Algebra
  - Boolean Algebra → Circuits → Boolean Algebra
  - Minimization of Circuits
    - Algebraic Transformations:
    - Karnaugh Maps
- Today: More Combinational Circuits



# **Combinational Logic**

- Using just is tedious: AND (\*), OR (+), NOT (')
- Solution: Build components and reuse!
  - $\circ$  XOR: A  $\oplus$  B is equivalent to (A + B) \* (A' + B')



Half-Adder:  $S = A \oplus B, C = A * B$ 



- Bigger components and with more bits!
  - Binary Addition
  - Binary Subtraction
  - o BCD Addition
  - Decoder
  - Multiplexer



XOR:



| Α | В | Carry | Sum |
|---|---|-------|-----|
| 0 | 0 | 0     | 0   |
| 0 | 1 | 0     | 1   |
| 1 | 0 | 0     | 1   |
| 1 | 1 | 1     | 1   |

### 4-bit Bitwise AND

• R = A & B

|   | 1 | 0 | 1 | 1 | Α |
|---|---|---|---|---|---|
| & | 0 | 1 | 1 | 0 | В |
|   | 0 | 0 | 1 | 0 | R |

- For a n-bit operation,
  - create n-duplicates of the base circuitry
  - layout duplicates in parallel
  - package it up



# 1-bit Binary Addition

#### • Recall:

0

$$A + B \rightarrow S, C$$





| Α | В | C <sub>out</sub> | S |
|---|---|------------------|---|
| 0 | 0 | 0                | 0 |
| 0 | 1 | 0                | 1 |
| 1 | 0 | 0                | 1 |
| 1 | 1 | 1                | 0 |

# 4-bit Binary Addition

Recall:

$$\bigcirc \qquad \mathsf{C}_{\mathsf{in}} + \; \mathsf{A}_{\mathsf{x}} + \; \mathsf{B}_{\mathsf{x}} \to \mathsf{C}_{\mathsf{out}}, \; \; \mathsf{S}_{\mathsf{x+1}}$$

|   | 1 | 1 | 0 | 0 |   |
|---|---|---|---|---|---|
|   | 1 | 0 | 1 | 1 | Α |
| + | 0 | 1 | 1 | 0 | В |
| 1 | 0 | 0 | 0 | 1 | S |

Half-Adder is not sufficient!
 We need a Full-Adder





| C <sub>in</sub> | Α | В | C <sub>out</sub> | S |
|-----------------|---|---|------------------|---|
| 0               | 0 | 0 | 0                | 0 |
| 0               | 0 | 1 | 0                | 1 |
| 0               | 1 | 0 | 0                | 1 |
| 0               | 1 | 1 | 1                | 0 |
| 1               | 0 | 0 | 0                | 1 |
| 1               | 0 | 1 | 1                | 0 |
| 1               | 1 | 0 | 1                | 0 |
| 1               | 1 | 1 | 1                | 1 |
|                 |   |   |                  |   |





| C <sub>in</sub> | Α | В | C <sub>out</sub> | S |
|-----------------|---|---|------------------|---|
| 0               | 0 | 0 | 0                | 0 |
| 0               | 0 | 1 | 0                | 1 |
| 0               | 1 | 0 | 0                | 1 |
| 0               | 1 | 1 | 1                | 0 |
| 1               | 0 | 0 | 0                | 1 |
| 1               | 0 | 1 | 1                | 0 |
| 1               | 1 | 0 | 1                | 0 |
| 1               | 1 | 1 | 1                | 1 |

• 
$$C_{out} = AB + C_{in}(A \oplus B)$$
  
•  $S = C_{in} \oplus A \oplus B$ 

• S = 
$$C_{in} \oplus A \oplus B$$



Note: Renamed  $C_{in}$ to be C

•  $C_{out} = C'AB +$ 

Use Sum of Products



| • | $C_{out} =$ | C'AB | + CA'B | + CAB' | + CAB |
|---|-------------|------|--------|--------|-------|
|---|-------------|------|--------|--------|-------|

| С | Α | В | C <sub>out</sub> | S |
|---|---|---|------------------|---|
| 0 | 0 | 0 | 0                | 0 |
| 0 | 0 | 1 | 0                | 1 |
| 0 | 1 | 0 | 0                | 1 |
| 0 | 1 | 1 | 1                | 0 |
| 1 | 0 | 0 | 0                | 1 |
| 1 | 0 | 1 | 1                | 0 |
| 1 | 1 | 0 | 1                | 0 |
| 1 | 1 | 1 | 1                | 1 |

|  | C'AB |  |
|--|------|--|
|  |      |  |
|  | CA'B |  |
|  | CAB' |  |
|  | CAB  |  |

Use Sum of Products





| С | Α | В | C <sub>out</sub> | S |
|---|---|---|------------------|---|
| 0 | 0 | 0 | 0                | 0 |
| 0 | 0 | 1 | 0                | 1 |
| 0 | 1 | 0 | 0                | 1 |
| 0 | 1 | 1 | 1                | 0 |
| 1 | 0 | 0 | 0                | 1 |
| 1 | 0 | 1 | 1                | 0 |
| 1 | 1 | 0 | 1                | 0 |
| 1 | 1 | 1 | 1                | 1 |

C'AB

CA'B

CAB'

CAB

Use Commutative Property



• 
$$C_{out} = C'AB + CAB + CA'B + CAB'$$
  
>  $C_{out} = (C' + C)AB + CA'B + CAB'$ 

| С | Α | В | C <sub>out</sub> | S |
|---|---|---|------------------|---|
| 0 | 0 | 0 | 0                | 0 |
| 0 | 0 | 1 | 0                | 1 |
| 0 | 1 | 0 | 0                | 1 |
| 0 | 1 | 1 | 1                | 0 |
| 1 | 0 | 0 | 0                | 1 |
| 1 | 0 | 1 | 1                | 0 |
| 1 | 1 | 0 | 1                | 0 |
| 1 | 1 | 1 | 1                | 1 |

1 1 0 1 0

1 1 1 1 1

CAB'

CAB'

CAB'

C'AB

CA'B



• 
$$C_{out} = (C' + C)AB + CA'B + CAB'$$
  
>  $C_{out} = (true)AB + CA'B + CAB'$ 

| С | Α | В | C <sub>out</sub> | S |
|---|---|---|------------------|---|
| 0 | 0 | 0 | 0                | 0 |
| 0 | 0 | 1 | 0                | 1 |
| 0 | 1 | 0 | 0                | 1 |
| 0 | 1 | 1 | 1                | 0 |
| 1 | 0 | 0 | 0                | 1 |
| 1 | 0 | 1 | 1                | 0 |
| 1 | 1 | 0 | 1                | 0 |
| 1 | 1 | 1 | 1                | 1 |

|   | C'AB |  |
|---|------|--|
|   |      |  |
|   | CA'B |  |
|   | CAB' |  |
|   | CAB  |  |
| _ |      |  |

**Use Complement Property** 



• 
$$C_{out} = (true)AB + CA'B + CAB'$$
  
>  $C_{out} = AB + CA'B + CAB'$ 

| С | Α | В | C <sub>out</sub> | S |
|---|---|---|------------------|---|
| 0 | 0 | 0 | 0                | 0 |
| 0 | 0 | 1 | 0                | 1 |
| 0 | 1 | 0 | 0                | 1 |
| 0 | 1 | 1 | 1                | 0 |
| 1 | 0 | 0 | 0                | 1 |
| 1 | 0 | 1 | 1                | 0 |
| 1 | 1 | 0 | 1                | 0 |
| 1 | 1 | 1 | 1                | 1 |

C'AB

CA'B

CAB'

CAB

Use Identity Property



• 
$$C_{out} = AB + CA'B + CAB'$$
  
>  $C_{out} = AB + C(A'B + AB')$ 

| С | Α | В | C <sub>out</sub> | S |
|---|---|---|------------------|---|
| 0 | 0 | 0 | 0                | 0 |
| 0 | 0 | 1 | 0                | 1 |
| 0 | 1 | 0 | 0                | 1 |
| 0 | 1 | 1 | 1                | 0 |
| 1 | 0 | 0 | 0                | 1 |
| 1 | 0 | 1 | 1                | 0 |
| 1 | 1 | 0 | 1                | 0 |
| 1 | 1 | 1 | 1                | 1 |

C'AB

CA'B

CAB'

CAB

Use Distributive Property



• 
$$C_{out} = AB + C(A'B + AB')$$
  
>  $C_{out} = AB + C(A \oplus B)$ 

| С | Α | В | C <sub>out</sub> | s |
|---|---|---|------------------|---|
| 0 | 0 | 0 | 0                | 0 |
| 0 | 0 | 1 | 0                | 1 |
| 0 | 1 | 0 | 0                | 1 |
| 0 | 1 | 1 | 1                | 0 |
| 1 | 0 | 0 | 0                | 1 |
| 1 | 0 | 1 | 1                | 0 |
| 1 | 1 | 0 | 1                | 0 |
| 1 | 1 | 1 | 1                | 1 |

C'AB

CA'B

CAB'

CAB

 $A \oplus B \Leftrightarrow A'B + AB'$ 



| С | Α | В | C <sub>out</sub> | S |
|---|---|---|------------------|---|
| 0 | 0 | 0 | 0                | 0 |
| 0 | 0 | 1 | 0                | 1 |
| 0 | 1 | 0 | 0                | 1 |
| 0 | 1 | 1 | 1                | 0 |
| 1 | 0 | 0 | 0                | 1 |
| 1 | 0 | 1 | 1                | 0 |
| 1 | 1 | 0 | 1                | 0 |
| 1 | 1 | 1 | 1                | 1 |

C'A'B C'AB' CA'B' CAB

- C<sub>out</sub> = AB + C(A⊕B)
   S = C⊕A⊕B

Sum of Products:

C'A'B + C'AB' + CA'B' + CAB

= C'(A'B + AB') + C(A'B' + AB)

 $= C'(A \oplus B) + C(A \oplus B)'$ 

= C⊕(A⊕B)

 $= C \oplus A \oplus B$ 

**A** ⊕ **B** ⇔ **A'B** + **AB'** 



| Court | = AB | + | $C_{ir}$ | $A \in A$ | B) |
|-------|------|---|----------|-----------|----|
| Out   |      |   | - 11     |           |    |

| • | S | $= C_{in} \oplus A \oplus B$ |
|---|---|------------------------------|
|---|---|------------------------------|

| C <sub>in</sub> | Α | В | C <sub>out</sub> | S |  |
|-----------------|---|---|------------------|---|--|
| 0               | 0 | 0 | 0                | 0 |  |
| 0               | 0 | 1 | 0                | 1 |  |
| 0               | 1 | 0 | 0                | 1 |  |
| 0               | 1 | 1 | 1                | 0 |  |
| 1               | 0 | 0 | 0                | 1 |  |
| 1               | 0 | 1 | 1                | 0 |  |
| 1               | 1 | 0 | 1                | 0 |  |
| 1               | 1 | 1 | 1                | 1 |  |

Note: Renamed C to be C<sub>in</sub>

# 4-bit Binary Addition (aka: 4-bit Full Adder)



# **Binary Subtractor**

- Recall: A B
  - = A + (2's complement of B)
  - = A + (1's complement of B) + 1
- 4-bit Binary Subtractor





### 4-bit BCD Addition

• BCD: 26 + 55



| # | Encoding $S_3S_2S_1S_0$ |         | Encoding $S_3S_2S_1S_0$ |
|---|-------------------------|---------|-------------------------|
| 0 | 0000                    | 8       | 1000                    |
| 1 | 0001                    | 9       | 1001                    |
| 2 | 0010                    |         | 1010                    |
| 3 | 0011                    |         | 1011                    |
| 4 | 0100                    | a I i d | 1100                    |
| 5 | 0101                    | i n v 8 | 1101                    |
| 6 | 0110                    |         | 1110                    |
| 7 | 0111                    |         | 1111                    |

- Perform Regular Binary Addition, but account for the invalid patterns
- Add six upon whenever you are in the deadzone or there is overflow
  - $\circ \quad \text{Invalid} \quad = S_3 * (S_2 + S_1)$
  - $\circ$  Overflow =  $C_{out}$

CISC -versus- RISC

Deadzone =  $S_3 * (S_2 + S_1)$ Overflow =  $C_{34}$ 









### Decoder: 2-to-4

- N+1 Inputs:
  - E: A single data line, which is referred to as "Enable"
  - A: Think of it as a binary number
- 2<sup>n</sup> Outputs: A output line is set



| Е | A <sub>1</sub> | A <sub>0</sub> | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> |
|---|----------------|----------------|----------------|----------------|----------------|----------------|
| 0 | X              | X              | 0              | 0              | 0              | 0              |
| 1 | 0              | 0              |                |                |                | 1              |
| 1 | 0              | 1              |                |                | 1              |                |
| 1 | 1              | 0              |                | 1              |                |                |
| 1 | 1              | 1              | 1              |                |                |                |

# Decoder: 2-to-4, 3-to-8, 4-to-16, 5-to-32

- N+1 Inputs:
  - E: An "enable" line to active the circuit
  - o A: Think of it as a binary number
- 2<sup>n</sup> Outputs: A output line is set



| Е | A <sub>1</sub> | A <sub>0</sub> | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> |
|---|----------------|----------------|----------------|----------------|----------------|----------------|
| 0 | X              | X              | 0              | 0              | 0              | 0              |
| 1 | 0              | 0              |                |                |                | 1              |
| 1 | 0              | 1              |                |                | 1              |                |
| 1 | 1              | 0              |                | 1              |                |                |
| 1 | 1              | 1              | 1              |                |                |                |



# Multiplexer (Data Selector)

- Inputs:
  - 2<sup>N</sup> data input lines
  - N selector lines
- Outputs:
  - 1 dataline



| S <sub>1</sub> | S <sub>0</sub> | Y              |
|----------------|----------------|----------------|
| 0              | 0              | I <sub>0</sub> |
| 0              | 1              | I <sub>1</sub> |
| 1              | 0              | l <sub>2</sub> |
| 1              | 1              | l <sub>3</sub> |

# Multiplexer (Data Selector)

- Inputs:
  - o 2<sup>N</sup> data input lines
  - N selector lines
- Outputs:
  - 1 dataline

